| Seat No.: | Enrolment No. |
|-----------|---------------|
|           |               |

## GUJARAT TECHNOLOGICAL UNIVERSITY

**BE - SEMESTER-IV (New) EXAMINATION - WINTER 2015** 

| Subject Code:2140910 |                                               |                                                                                                                                                                                                                          | Date:22/12/2015 |  |
|----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Tiı                  | me: 2<br>tructio<br>1.<br>2.                  | t Name: Digital Electronics  2:30pm to 5:00pm  Total Marks:  ons:  Attempt all questions.  Make suitable assumptions wherever necessary.  Figures to the right indicate full marks.                                      | 70              |  |
| Q.1                  | (a)<br>(b)                                    | Give classification of binary codes with some example and short explanation.  Define universal gate. Prove that NAND and NOR gates are universal gates.                                                                  | 07<br>07        |  |
| Q.2                  | <ul><li>(a)</li><li>(b)</li><li>(b)</li></ul> | Convert: (i) $(314.24)_8$ to () <sub>10</sub> (ii) $(250.58)_{10}$ to () <sub>8</sub> Explain in brief about error detection and correction codes.  OR  Simplify Y=A'BCD' + BCD' + BC'D' + BC'D and implement using NAND | 07<br>07<br>07  |  |
| Q.3                  | (a)<br>(b)                                    | gates only.  Explain CMOS NOR gate.  Write short note on K-map.                                                                                                                                                          | 07              |  |
| Q.3                  | (a)<br>(b)                                    | OR Explain two input TTL NAND gate. Express A'B + A'C as sum of minterms and also plot K-map.                                                                                                                            | 07<br>07        |  |
| Q.4                  | (a)<br>(b)                                    | Write short note on half adder and full adder. What is positive and negative edge triggering? Explain SR flip flop with negative edge triggering.  OR                                                                    | 07<br>07        |  |
| Q.4                  | (a)<br>(b)                                    | Explain multiplexer.  Differentiate between excitation table and truth table. Write excitation table for J-K flip flop.                                                                                                  | 07<br>07        |  |
| Q.5                  | (a)<br>(b)                                    | Write a note on EEPROM. Explain working of ring counter.                                                                                                                                                                 | 07<br>07        |  |
| Q.5                  | (a)<br>(b)                                    | OR Explain binary weighted resistor digital to analog converter. Classify memory. Differentiate between RAM and ROM.                                                                                                     | 07<br>07        |  |
|                      |                                               | <b>***********</b>                                                                                                                                                                                                       |                 |  |